Earlier this month, our PhD candidate Michele Rossoni visited Seoul National University, where he met with students from Professor Jaehyouk Choi’s research laboratory on RF electronics.
It was a pleasure to meet other researchers working in our same field, share technical discussions, and present our latest work.
We are proud to announce that our PhD candidate Gabriele Zanoletti has presented our last work: “A 250-MS/s 9.9-ENOB 80.7dB-SFDR Top-Plate Input SAR ADC with Charge Linearization” at the 2023 International Conference on Electronics, Circuits and Systems (ICECS), Istanbul, Turkey.
The paper was also selected for publication in the IEEE Transactions on Circuits and Systems II and it is available in early access.
Congratulations to the ARPLab ADC research Team for the achievement. This work was made possible thanks to the collaboration of Politecnico di Milano with Infineon Technologies, Villach.
Paolo Melillo and Simone Zaffin presented their two papers at the 18th Conference on Ph.D Research in Microelectronics and Electronics (PRIME), held in Valencia, Spain in June 2023. Paolo Melillo was also the recipient of the silver leaf award, the certificate reserved only for the top 20% papers. Congratulations to the ARPLab Power research Team for all these achievements. This work was possible thanks to the collaboration of Politecnico di Milano with STMicroelectronics, Italy.
Improving the key parameters of each analog block is mandatory to push the performance of a data converter to the technology limit.
Lorenzo Scaletti has presented our last work “A Novel Push-Pull Input Buffer for Wideband ADCs with improved High-Frequency Linearity” at the 21st IEEE Interregional NEWCAS Conference – An IEEE CAS Society Interregional Flagship Conference, Edinburgh, Scotland.
Congratulations to the ARPLab ADC research Team for this new publication.
This work was made possible thanks to the collaboration of Politecnico di Milano with Infineon Technologies, Villach.
We are proud to announce that our phd candidate Luca Ricci has presented our last work: “A 2GS/s 11b 8x Interleaved ADC with 9.2 ENOB and 69.9dB SFDR in 28nm CMOS” at the 2023 Symposium on VLSI Technology and Circuits, Kyoto, Japan.
Congratulations to the ARPLab ADC research Team for the achievement. This work was made possible thanks to the collaboration of Politecnico di Milano with Infineon Technologies, Villach.
One month to the 70th IEEE International Solid-State Circuits Conference (ISSCC) that will be held in San Francisco, CA and we can’t wait to be there!
This year two papers from our laboratory were be accepted for presentation:
Simone Dartizio will be presenting the paper “A 76.7fs-Integrated-Jitter and -71.9dBc In-Band Fractional-Spur Bang-Bang Digital PLL Based on an Inverse-Constant-Slope DTC and FCW Subtractive Dithering”.
Giacomo Castoro will be presenting the paper “A 9.25GHz Digital PLL with Fractional-Spur Cancellation Based on a Multi-DTC Topology”.
Congratulations to the ARPLab PLL research Team for the achievement.
These works were made possible thanks to the collaboration of Politecnico di Milano with Infineon Technologies, Villach.
Alessandro Dago will be presenting the paper “High Power Density 4:1 Resonant Switched-Capacitor DC-DC Converter for Pol Applications”, in the T17 – Hybrid/Switched Capacitor Converters session at the next APEC 2023,Orlando, FL, USA. Congratulations on your achievement! [URL]
Professor Levantino was a keynote speaker at the 30th IFIP/IEEE VLSI -SoC conference (URL) held in Patras, Greece, delivering a speech on “Designing Phase-Locked Loops in Modern CMOS Technologies”
Mauro Leoncini, Alessandro Dago and Paolo Melillo presented their three papers at the 17th Conference on Ph.D Research in Microelectronics and Electronics (PRIME), held in Villasimius, Sardinia, Italy in June 2022. Mauro Leoncini was also the recipient of the gold leaf award, the certificate reserved only for the top 10% papers.
Congratulations to the ARPLab Power research Team for all these achievements. This work was possible thanks to the collaboration of Politecnico di Milano with STMicroelectronics, Italy.
Gabriele Be’ will be presenting the paper “A 900-MS/S SAR-Based Time-Interleaved ADC with a Fully Programmable Interleaving Factor and On-Chip Scalable Background Calibrations”, at the IEEE MWSCAS 2022. The extended version of this paper was also published in the journal Transactions on Circuits and Systems II . This work was possible thanks to the collaboration of Politecnico di Milano with Infineon Technologies, Villach. [TCAS] [MWSCAS]