New Publication – JSSC

Low jitter frequency synthesizers are required to achieve high data-rates in modern wireless and wireline transceivers. When battery powered devices utilize these synthesizers their power consumption must be limited, leading to complex design challenges.

In our latest article we unveil the design of a fractional-N digital PLL that achieves sub-60fs rms jitter while dissipating only 17.5mW, leading to best-in-class power efficiency among ultra-low-jitter fractional-N PLLs.

These performance have been obtained by adopting a novel digital-to-time converter architecture, capable to provide an highly linear controllable delay with both low noise and low power consumption.

If you are interested in the topic please consider checking it out.

[URL]

Tagged , , | Leave a comment

New Publication – JSSC

We are thrilled to share our latest work on TI ADCs.

This design demonstrates that high-speed TI ADC design requires focus on auxiliary circuits and the sub-ADC to reduce the degradation of single-channel performance in interleaved mode.

Our paper proposes a 2-GSps TI ADC implemented in a 28-nm bulk CMOS process. The ADC interleaves eight 11-bit 250 MS/s SAR ADCs. It achieves a 9.2-ENOB and a 70.1-dB SFDR close to the Nyquist frequency. On a 1-GHz bandwidth, the TI ADC SNDR degrades only by 1.76 dB compared to the sub-ADC performance. 

You might find the paper interesting if you’re working on TI ADC! Check out the article on early access in the IEEE Journal of Solid-State Circuits for all the details. 

This work was made possible thanks to the collaboration of Politecnico di Milano with Infineon Technologies, Villach.

[URL]

Tagged , , , | Leave a comment

New Publication – JSSC

We are excited to share a deep dive into our latest work on a 10-GHz chirp generator for FMCW radars, based on a digital PLL (DPLL) featuring two-point injection of the modulation signal.

In this work, we introduce a novel digital predistortion (DPD) algorithm that addresses the challenges posed by the nonlinear and non-smooth tuning curve of a digitally controlled oscillator (DCO) optimized for low phase noise.

If you’re working in radar technology or digital PLL design, you might find this especially interesting! Check out the article for all the details [URL]

Tagged , , , | Leave a comment

New Publication – PRIME24

Alessia Ceroni presented our recent work titled ‘A highly energy-efficient FIA-based AZ-free Ring Amplifier for Pipeline SAR ADC’ at the 19th International Conference On PhD Research in Microelectronics and Electronics (PRIME) in Larnaka, Cyprus. 

Congratulations to the ARPLab ADC research Team for their latest publication. 

Posted in Uncategorized | Tagged , , | Leave a comment

New Publication – VLSI24

We are proud to announce that today, June 20 at 4:15 pm (HST), Riccardo Moleri will be presenting our research work titled “A 79.3fs Jitter Fractional-N Digital PLL Based on a DTC Chopping Technique” at the 2024 VLSI Symposium on Technology and Circuits in Honolulu, Hawaii.

Thanks to the entire ARPLab PLL team and Infineon Technologies, Villach, for making it possible!

We look forward to meeting you all in the Honolulu 2 conference room!

Tagged , | Leave a comment

Staff – New Job Positions

Alessandro Dago, Francesco Buccoleri e Lorenzo Scaletti have moved respectively to Allegro Microsystems (Assago, Italy), Kandou (Lausanne, Switzerland) and Infienon Technologies (Villach, Austria). Good luck Alessandro, Francesco e Lorenzo and thank you for your hard work and contribution to the lab!

Tagged | Leave a comment

New Publications – CICC24

We’re delighted to announce our involvement in the recent CICC event held in Denver. Our research team showcased two significant contributions:

Pietro Salvi presented the work “A 66.7fs-Integrated-Jitter Fractional-N Digital PLL Based on a Resistive-Inverse-Constant-Slope DTC”

Michele Rossoni introduced “A 59.3fs Jitter and -62.1dBc Fractional-Spur Digital PLL Based on a Multi-Edge Power-Gating Phase-Detector”

Congratulations to the ARPLab PLL research Team for these remarkable accomplishments

Tagged , , | Leave a comment

New Publications – APEC24

Our team has just wrapped up an insightful journey at the Applied Power Electronics Conference (APEC 2024), showcasing three papers. APEC stands as the premier conference in the realm of medium-low power conversion applications (<1kW). Huge congratulations to Paolo Melillo and Simone Zaffin for their outstanding presentations, earning them the best presentation awards in their respective sessions!

Tagged , , , | Leave a comment

New Award – ISSCC 2023

ARPLab has just received the ISSCC 2023 Jan Van Vessem Award for Oustanding European Paper for the paper “A 76.7fs-Integrated-Jitter and -71.9dBc In-Band Fractional-Spur Bang-Bang Digital PLL Based on an Inverse-Constant-Slope DTC and FCW Subtractive Dithering.”

The paper introduced a new concept to design linear digital-to-time converters, the “Inverse-Constant-Slope DTC”, that is crucial for achieving beyond state-of-the-art performance in frequency synthesizers. The PLL prototype was developed in the ARPLab laboratory at the Department of Electronics, Information and Bioengineering, Politecnico di Milano and manufactured using a 28nm CMOS TSMC technology. The results concretely demonstrate the feasibility of bang-bang PLLs for high-performance wireless applications.

Tagged , , | Leave a comment

New Publications – ISSCC24

In the upcoming 71st IEEE International Solid-State Circuits Conference (ISSCC) scheduled for February, our laboratory is pleased to announce its participation with three contributions:

In Session number 10 (Frequency Synthesis):

Michele Rossoni will be presenting the paper “An 8.75GHz Fractional-N Digital PLL with a Reverse-Concavity Variable-Slope DTC Achieving 57.3fs rms Integrated Jitter and -252.4dB FoM”.

Francesco Tesolin will be presenting the paper “A 10GHz FMCW Modulator Achieving 680MHz/μs Chirp Slope and 150kHz rms Frequency Error Based on a Digital-PLL with a Non-Uniform Piecewise-Parabolic Digital Predistortion”.

In the framework of the Student-Research Preview, Pietro Salvi will be presenting the poster “A 66.7fs-Integrated-Jitter Bang-Bang Fractional-N Digital PLL Based on a Resistive-Inverse-Constant-Slope DTC”.

Congratulations to the ARPLab PLL research Team for these achievements, made also possibile thanks to the contribution of Infineon Technologies, Villach

Hope to see you in San Francisco!

https://www.isscc.org/program-overview

Tagged , , , , | Leave a comment